Voltage-Timing Signoff for Next Generation Ultra Low Voltage Designs

webinar-thumbnail

Today's advanced 16/7/5nm/3nm SoCs are faced with increased variation effects as they push for lower power. While the sizes of the transistors continue to shrink following Moore's Law, the threshold voltages fail to continue to scale. Traditionally, dynamic voltage drop (DvD) signoff and timing signoff are done independently with margins/guard-banding based on historical/empirical experience. As we move to advanced SoCs, this approach can lead to chip failures. Ansys provides comprehensive workflows with foundry-certified accuracy for multiphysics simulations across power integrity and its impact on timing critical paths.

Join us for this webinar for a detailed analysis of Ansys’ multiphysics reliability signoff solution for next-generation, ultra-low voltage SoCs.

  • Learn how Ansys SeaScape and Ansys FX technologies combine to build a comprehensive voltage-timing solution that meets industry needs.
  • Discover how this Ansys workflow can accurately model dynamic voltage drop impact on timing and enable chip designers to quickly identify the important set of violations that they need to fix, prior to signoff.

Share:

I want to receive updates and other offers from Ansys and its partners. I can unsubscribe at any time. ANSYS Privacy Notice

Start a conversation with Ansys

Contact Us